uops-again.info

LFENCE;AESDEC XMM0,XMM1;SHL RAX,1 on Broadwell (more architectures)

(open in new window) (raw data)
AssemblyLFENCE;AESDEC XMM0,XMM1;SHL RAX,1
Architecture CodenameBroadwell
Port Eligibility Instr. 1None
Port Eligibility Instr. 21*p5 (2846 other cmds. with the same port eligibility for instr. 2)
Port Eligibility Instr. 31*p06 (1248 other cmds. with the same port eligibility for instr. 3)
(135 other cmds. with the same port eligibility for both instr. 2 and instr. 3)
Total Instr. Length (bytes)11
Cutoff 11288 (741 other commands with the same cutoff)
Cutoff 22576
Instruction 1LFENCE
Swap 🔄 Instruction 2 AESDEC XMM0,XMM1 (444 other commands with the same Instruction 2)
Instruction 3SHL RAX,1 (444 other commands with the same Instruction 3)
Number of instructions3
Graph Generationpython3 unroll_csv.py -a BDW -asm "LFENCE;AESDEC XMM0,XMM1;SHL RAX,1" && python3 normalize_cycles.py
Length Instruction 1 (bytes)3
Length Instruction 2 (bytes)5
Length Instruction 3 (bytes)3
Regioningtrue
Region Characterization Type52 (127 other commands with the same type)
Element Order Changes Regioning Effecttrue
Element Order Change DescriptionDifferent pattern of Type35

LFENCE;AESDEC XMM0,XMM1;SHL RAX,1 on additional architectures:

Other commands where Cutoff 1 = 1288:

741 instructions, click for details

Other commands where Instruction 2 = AESDEC XMM0,XMM1:

444 instructions, click for details

Other commands where Instruction 3 = SHL RAX,1:

444 instructions, click for details

Other commands where Region Characterization = Type52:

127 instructions, click for details

Other commands where the port eligibility for Instruction 2 is 1*p5:

2846 instructions, click for details

Other commands where the port eligibility for Instruction 3 is 1*p06:

1248 instructions, click for details

Other commands where the port eligibility for Instruction 2 is 1*p5 and for Instruction 3 is 1*p06: